



# IT1167E

**High Speed 2 Channel USB2.0 Flash Controller** 

**Preliminary Specification V0.2** 

ITE TECH. INC.



Copyright © 2009 ITE Tech. Inc.

This is a Preliminary document release. All specifications are subject to change without notice.

The material contained in this document supersedes all previous material issued for the products herein referenced. Please contact ITE Tech. Inc. for the latest document(s).

All sales are subject to ITE's Standard Terms and Conditions, a copy of which is included in the back of this document.

ITE, IT1167 is a trademark of ITE Tech. Inc.

All other trademarks are claimed by their respective owners.

All specifications are subject to change without notice.

Additional copies of this manual or other ITE literature may be obtained from:

ITE Tech. Inc. Tel: 886-2-29126889

Marketing Department Fax: 886-2-2910-2551, 886-2-2910-2552

7F, No.233-1, Baociao Rd., Sindian City, Taipei County 23145, Taiwan, ROC

You may also find the local sales representative nearest you on the ITE web site.

To find out more about ITE, visit our World Wide Web at: http://www.ite.com.tw

Or e-mail itesupport@ite.com.tw for more product information/services



# **Revision History**

| Section | Revision              | Page No. |
|---------|-----------------------|----------|
| -       | Initial Release       | -        |
| All     | Revise version number | -        |
|         | •                     |          |





# **CONTENTS**

|      | Features                                    |        |
|------|---------------------------------------------|--------|
| 2.   | General Description                         | 3      |
| 3.   | Block Diagram                               | 5      |
| 4.   | Pin Configuration                           | 7      |
| 5.   | Pin Description                             | 11     |
| 6.   | DC Characteristics                          | 15     |
| 7.   | AC Characteristics                          | 17     |
| 8.   | Package Information                         | 19     |
| 9.   | Ordering Information                        | 23     |
| 10   | .Top Marking Information                    | 25     |
| Ei,  | FIGURES gure 4-1 LQFP 64 Pin Configuration  | 7      |
| Fid  | gure 4-1 LQFP 64 Pin Corniguration          | /<br>م |
| 1 16 | guic 4 2 LQTT 40 Till Comiguration          | 0      |
|      | TABLES                                      |        |
| Та   | ıble 5-1 LQFP 64 Pin Description            | 11     |
| Та   | ıble 6-1 Absolute Maximum Ratings           | 15     |
| Та   | uble 6-2 Operating Conditions               | 15     |
| Та   | ble 6-3 DC Characteristics of I/O Interface | 15     |
| Ta   | able 7-1 AC Characteristics                 | 17     |



### 1. Features

### ■ Spec Compliance

- High speed USB2.0 interface
- Backward compatible to USB1.1
- Integrated USB2.0 Transceiver Macrocell Interface (UTMI) and Serial Interface Engine (SIE)

### ISP

Support firmware ISP function to upgrade firmware

### **■** Enhanced Hardware Monitor

- Support 2 flash access channels
- Support up to 16 flash connection
- Support advanced ECC algorithm from 14 bit per 512B to 30 bit per 1KB hardware BCH ECC

### ■ Flash Support

- Support SLC/MLC flash
- Support 2K byte/page, 4K byte/page and 8K byte/page flash architecture with multi-channel support
- Support 2 plane operation
- Support Samsung / Hynix / Intel / Micron / PFC / Toshiba / STM flash / SMIC latest flash spec.
- Support interleave mode to accelerate read/write performance
- Support ONFI2.0 flash spec. & DDR mode access
- Support 1.8/3.3V flash

### ■ Multi Partition with Proprietary Tool

- One Read-Only partition is designated for Auto-Run feature
- One or two public partitions with or without security partition
- One public partition plus Auto-Run feature with or without security partition
- Security partition can be protected by password
- Capacity configuration of each partition can be done while factory initialization or by accompanied utility
- Hardware Write-Protect Switch for Security Purpose
- Integrated 5V to 3.3V/1.8V voltage regulator to provide 3.3V for pad and 1.8 V for core operation
- Customized VID/PID and Serial Number
- Windows 7/Windows 98SE/ME/2000/XP/Vista, Mac 9.x above and Linux kernel 2.4 above Compatible
- LED indicator to show three different access status, Busy, Waiting, and Off

### ■ Package

1

LQFP 64/48 pin





### 2. General Description

IT1167 leverages the state-of-art flash control technology to achieve extremely high performance with all types of flash technology with the 2 independent flash access channel design. With 2 independent channels, not only general read/programming performance maximizes USB2.0 bandwidth but also provides the cutting-edge flash bad block management without suffering capacity lost due to high bad blocks count.

As a legacy tradition from iTE flash controllers, IT1167 broadens customers' flash selection by its industry-leading 30 bit hardware ECC engine, which remains customers more competitive on latest flash technology, including Hynix 32nm/Samsung 35nm/IM 34nm/Toshiba 43nm or more advanced parts, either SLC, MLC or TLC specification. Further more, IT1167 completes ONFI2.0 design on DDR type flash support to create end product difference in terms of performance and reliability.

Differed from previous generic designs, propelling new flash interleave algorithm and flash management with efficiency-oriented independent channel design on firmware architecture, that IT1167 sets up a new challenging mantra to last generation products.





## 3. Block Diagram







### 4. Pin Configuration

Figure 4-1 LQFP 64 Pin Configuration





Figure 4-2 LQFP 48 Pin Configuration









# 5. Pin Description

**Table 5-1 LQFP 64 Pin Description** 

| Pin. <sub>1</sub> | Signal. <sub>1</sub>  | Attribute.        | Description.                                                                                | Pin.         | Signal. <sub>1</sub> | Attribute.1       | Description.                                   |
|-------------------|-----------------------|-------------------|---------------------------------------------------------------------------------------------|--------------|----------------------|-------------------|------------------------------------------------|
| 1.5               | REG18OUT.,            | P.                | Regulator 1.8V<br>Power Out<br>Connect External<br>Capacitor (10   <br>0.1 uF) to Ground).  | 33.,         | VDD18.,              | P.a               | Logic 1.8V<br>Power.,                          |
| 2.1               | F1_IO[7].             | I/O. <sub>1</sub> | Group 1 Flash Data Bus - bit 7 or GPIO Bus - Port 1 bit 7.                                  | 34.1         | F0_IO[0].,           | I/O.,             | Group 0 Flash<br>Data Bus - bit 0.             |
| 3.1               | REG33OUT.             | P.a               | Regulator 3.3V<br>Power Out<br>(Connect External<br>Capacitor (10   <br>0.1 uF) to Ground). | 35.1         | VSS.,                | P.a               | Logic Ground.                                  |
| 4.1               | GPIO0.1               | I/O. <sub>1</sub> | GPIO Bus – Port 3<br>bit 0.,                                                                | 36.1         | F0_IO[1].,           | I/O. <sub>1</sub> | Group 0 Flash<br>Data Bus - bit 1.             |
| 5.1               | TEST_EN. <sub>1</sub> | La                | Test Mode Enable<br>Pin.                                                                    | 37.1         | VDD33.1              | P.,               | Logic 3.3V<br>Power.                           |
| 6.1               | GPIO1.1               | I/O. <sub>1</sub> | GPIO Bus – Port 3<br>bit 1.1                                                                | 38.1         | F0_IO[2].,           | I/O. <sub>1</sub> | Group 0 Flash<br>Data Bus - bit 2.1            |
| 7.,               | WP_SWITCH.            | La                | Write Protect<br>Switch Input<br>(active low).                                              | 39.,         | F0_IO[3].,           | I/O.1             | Group 0 Flash<br>Data Bus - bit 3.,            |
| 8.1               | GPIO2.1               | I/O.1             | GPIO Bus – Port 3<br>bit 2.1                                                                | 40.1         | F0_IO[4].1           | I/O.1             | Group 0 Flash<br>Data Bus - bit 4.1            |
| 9.1               | GPIO3.1               | I/O.1             | GPIO Bus - Port 3<br>bit 3.1                                                                | 41.1         | F0_IO[5].1           | I/O.1             | Group 0 Flash<br>Data Bus - bit 5.1            |
| 10.1              | LED_EN. <sub>1</sub>  | O. <sub>1</sub>   | LED Indication.                                                                             | 42.1         | F0_IO[6].1           | I/O.1             | Group 0 Flash<br>Data Bus - bit 6.1            |
| <b>11</b> .a      | AVDD33.1              | P. <sub>1</sub>   | Analog 3.3V<br>Power.                                                                       | 43.1         | F0_IO[7].,           | I/O.1             | Group 0 Flash<br>Data Bus - bit 7.1            |
| 12.1              | NC.1                  | 1                 | NC.,                                                                                        | 44.1         | F0_RBn.₁             | La                | Group 0 Flash<br>Ready_Busy<br>(active low).   |
| 13.,              | NC.1                  | 1                 | NC.,                                                                                        | 45.1         | F_CE2n. <sub>1</sub> | O.1               | Flash Chip<br>Enable - Chip 2<br>(active low). |
| 14.1              | DP.1                  | I/O.1             | USB Data Positive<br>Pin.,                                                                  | 46.1         | F_CE3n. <sub>1</sub> | O.1               | Flash Chip<br>Enable - Chip 3<br>(active low). |
| 15.,              | DM.,                  | I/O.1             | USB Data<br>Negative Pin.,                                                                  | <b>47</b> .1 | F_CE4n.,             | O.1               | Flash Chip<br>Enable - Chip 4<br>(active low). |
| 16.1              | AVSS.1                | Pa                | Analog Ground.                                                                              | 48.1         | VSS. <sub>1</sub>    | Pa                | Logic Ground.                                  |
| <b>17</b> .a      | NC.                   | 1                 | NC.1                                                                                        | 49.1         | F_CE5n. <sub>1</sub> | 0.1               | Flash Chip<br>Enable - Chip 5<br>(active low). |
| 18.,              | XTALO.,               | O.1               | Crystal Output.                                                                             | <b>50</b> .1 | F_CE6n.,             | 0.1               | Flash Chip<br>Enable - Chip 6<br>(active low). |
| 19.1              | XTALI.1               | La                | Crystal Input (12<br>MHz).,                                                                 | <b>51</b> .a | F_CE7n. <sub>1</sub> | 0.1               | Flash Chip<br>Enable - Chip 7<br>(active low). |
| 20.1              | NC.1                  | 1                 | NC.1                                                                                        | 52.1         | F1_RBn. <sub>1</sub> | La                | Group 1 Flash<br>Ready_Busy<br>(active low).   |



| 21.1 | F_CE0n.           | O.,                | Flash Chip Enable<br>- Chip 0 (active<br>low).                                | 53., | VSS.1      | P.                | Logic Ground.                                                       |
|------|-------------------|--------------------|-------------------------------------------------------------------------------|------|------------|-------------------|---------------------------------------------------------------------|
| 22.1 | GPIO4.1           | I/O. <sub>1</sub>  | GPIO Bus – Port3<br>bit 4.,                                                   | 54.1 | F1_IO[0]   | 1/0.1             | Group 1 Flash<br>Data Bus - bit 0<br>or GPIO Bus -<br>Port 1 bit 0  |
| 23.1 | GPIO5.,           | I/O.1              | GPIO Bus – Port 3<br>bit 5.1                                                  | 55., | F1_IO[1]., | I/O. <sub>1</sub> | Group 1 Flash Data Bus - bit 1 or GPIO Bus - Port 1 bit 1           |
| 24.1 | F_CE1n.           | O.1                | Flash Chip Enable - Chip 1 (active low).                                      | 56.1 | VDD18.1    | P.a               | Logic 1.8V<br>Power .1                                              |
| 25.1 | GPIO6.,           | 1/0.1              | GPIO Bus – Port 3<br>bit 6.,                                                  | 57.1 | F1_IO[2]., | 1/0.1             | Group 1 Flash Data Bus - bit 2 or GPIO Bus - Port 1 bit 2           |
| 26.1 | F_WPn.,<br>RSTn., | On<br>a<br>a<br>In | Flash Write<br>Protect (active<br>Iow) External<br>Reset Pin (active<br>Iow). | 58.1 | VDD33.,    | P.,               | Logic 3.3V<br>Power .1                                              |
| 27.1 | VSS.              | P.,                | Logic Ground.                                                                 | 59.1 | F1_IO[3]., | I/O. <sub>1</sub> | Group 1 Flash Data Bus - bit 3 or GPIO Bus - Port 1 bit 3.          |
| 28.1 | F_CLE.            | O.1                | Flash Command<br>Latch Enable.                                                | 60.1 | F1_IO[4].  | I/O. <sub>1</sub> | Group 1 Flash Data Bus - bit 4 or GPIO Bus - Port 1 bit 4.          |
| 29.1 | F_ALE.            | O.1                | Flash Address<br>Latch Enable.                                                | 61.1 | F1_IO[5]., | I/O. <sub>1</sub> | Group 1 Flash Data Bus - bit 5 or GPIO Bus - Port 1 bit 5           |
| 30.1 | F_REn.,           | O.1                | Flash Read<br>Enable (active<br>low).                                         | 62.1 | REG50I.N.  | P <sub>a</sub>    | Regulator 5.0V<br>Power In .                                        |
| 31.1 | F_WEn.            | 0.1                | Flash Write<br>Enable (active<br>low).                                        | 63.1 | F1_IO[6]., | 1/0.1             | Group 1 Flash<br>Data Bus - bit 6<br>or GPIO Bus -<br>Port 1 bit 6. |
| 32.1 | GPI07.1           | I/O.1              | GPIO Bus – Port 3<br>bit 7.                                                   | 64.1 | VSS.1      | P.s               | Logic Ground .                                                      |

\*I: input, O: output, IO: bi-direction, P: power



## **Table 5-2 LQFP 48 Pin Description**

| Pin.         | Signal.    | Attribute.      | Description.                                                                                | Pin.         | Signal. <sub>1</sub> | Attribute.        | Description.                                   |
|--------------|------------|-----------------|---------------------------------------------------------------------------------------------|--------------|----------------------|-------------------|------------------------------------------------|
| 1.5          | REG18OUT., | Pa              | Regulator 1.8V<br>Power Out<br>(Connect External<br>Capacitor (10   <br>0.1 uF) to Ground). | 25.1         | VDD33.,              | P.,               | Logic 3.3V<br>Power.                           |
| 2.1          | F1_IO[7].  | I/O.1           | Group 1 Flash<br>Data Bus - bit 7.                                                          | 26.1         | F0_IO[2].,           | I/O.1             | Group 0 Flash<br>Data Bus - bit 2.1            |
| 3.1          | REG33OUT.  | P <sub>a</sub>  | Regulator 3.3V<br>Power Out.                                                                | <b>27</b> .1 | F0_IO[3].,           | I/O. <sub>1</sub> | Group 0 Flash<br>Data Bus - bit 3.             |
| 4.1          | TEST_EN.   | La              | Test Mode Enable<br>Pin.                                                                    | 28.,         | F0_IO[4].,           | I/O. <sub>1</sub> | Group 0 Flash<br>Data Bus - bit 4.1            |
| 5.1          | WP_SWITCH. | La              | Write Protect<br>Switch Input<br>(active low).                                              | 29.1         | F0_IO[5].,           | I/O.1             | Group 0 Flash<br>Data Bus - bit 5.1            |
| 6.1          | LED_EN.    | O.1             | LED Indication.                                                                             | 30.1         | F0_IO[6].,           | I/O.1             | Group 0 Flash<br>Data Bus - bit 6.1            |
| <b>7</b> .1  | AVDD33.1   | P.a             | Analog 3.3V<br>Power.                                                                       | 31.          | F0_IO[7].,           | I/O. <sub>1</sub> | Group 0 Flash<br>Data Bus - bit 7.             |
| 8.1          | DP.1       | I/O.1           | USB Data Positive<br>Pin.,                                                                  | 32.1         | F0_RBn.₁             | La                | Group 0 Flash<br>Ready_Busy<br>(active low).   |
| 9.1          | DM.        | I/O.,           | USB Data<br>Negative Pin.,                                                                  | 33.1         | F_CE2n.,             | 0.1               | Flash Chip<br>Enable - Chip 2<br>(active low). |
| 10.1         | AVSS.,     | P.,             | Analog Ground.                                                                              | 34.1         | F_CE3n.,             | O.a               | Flash Chip<br>Enable - Chip 3<br>(active low). |
| <b>11</b> .a | XTALO.,    | O.,             | Crystal Output.                                                                             | 35.1         | F_CE4n.,             | O.a               | Flash Chip<br>Enable - Chip 4<br>(active low). |
| 12.1         | XTALI.1    | La              | Crystal Input (12<br>MHz).,                                                                 | 36.1         | F_CE6n.,             | O.a               | Flash Chip<br>Enable - Chip 6<br>(active low). |
| 13.1         | F_CE0n.    | O. <sub>1</sub> | Flash Chip Enable<br>- Chip 0 (active<br>low).,                                             | 37.1         | F1_RBn.,             | La                | Group 1 Flash<br>Ready_Busy<br>(active low).   |
| 14.1         | F_CE1n.    | O. <sub>1</sub> | Flash Chip Enable<br>- Chip 1 (active<br>low).                                              | 38.1         | VSS.,                | P.a               | Logic Ground.                                  |
| 15.,         | E_WPn+     | O.i             | Flash Write Protect (active low) External Reset Pin (active low)                            | 39.1         | F1_IO[0].,           | I/O.,             | Group 1 Flash<br>Data Bus - bit 0.             |
| 16.1         | VSS.1      | Pa              | Logic Ground.                                                                               | 40.1         | F1_IO[1].            | I/O.1             | Group 1 Flash<br>Data Bus - bit 1.             |
| 17.1         | F_CLE.     | O.1             | Flash Command<br>Latch Enable.                                                              | 41.1         | VDD18.1              | Pa                | Logic 1.8V<br>Power.                           |
| 18.,         | F_ALE.     | O.1             | Flash Address<br>Latch Enable.                                                              | 42.1         | F1_IO[2].,           | I/O. <sub>1</sub> | Group 1 Flash<br>Data Bus - bit 2.             |
| 19.1         | ELRED.     | O. <sub>1</sub> | Flash Read<br>Enable (active<br>low).,                                                      | 43.1         | VDD33.1              | P.a               | Logic 3.3V<br>Power.                           |
| 20.1         | EWEn.      | O.1             | Flash Write<br>Enable (active<br>Iow).,                                                     | 44.1         | F1_IO[3].,           | I/O. <sub>1</sub> | Group 1 Flash<br>Data Bus - bit 3.             |
| 21.1         | GPI07.1    | I/O.1           | GPIO Bus – Port 3                                                                           | 45.1         | F1_IO[4].            | I/O.1             | Group 1 Flash                                  |



|      |                        |       | bit 7.1                            |      |            |       | Data Bus - bit 4.1                  |
|------|------------------------|-------|------------------------------------|------|------------|-------|-------------------------------------|
| 22.1 | VDD18.1                | P.,   | Logic 1.8V Power.                  | 46.1 | F1_IO[5]., | I/O.1 | Group 1 Flash<br>Data Bus - bit 5.1 |
| 23.1 | F0_IO[0].1             | I/O.1 | Group 0 Flash<br>Data Bus - bit 0. | 47., | REG50).N., | P.,   | Regulator 5.0V<br>Power In.         |
| 24.1 | F0_IO[1]. <sub>1</sub> | I/O.1 | Group 0 Flash<br>Data Bus - bit 1. | 48.1 | F1_IO[6].  | I/O.1 | Group 1 Flash<br>Data Bus - bit 6.1 |

\*I: input, O: output, IO: bi-direction, P: power



### 6. DC Characteristics

### **Absolute Maximum Ratings**

Storage Temperature (Tstorage)\_\_\_\_\_-40°C to 85°C Ambient Operating Temperature (Ta)\_\_\_\_0°C to 75°C

### Comments

Extended exposure to the maximum ratings might degrade device reliability. Although IT1167 has protective circuitry to resist damage from electrostatic discharge (ESD), precautions should always be taken to avoid high voltage or electric field.

**Table 6-1 Absolute Maximum Ratings** 

| Symbol               | Parameter                     | Min. | Max. | Unit | Note |
|----------------------|-------------------------------|------|------|------|------|
| T <sub>storage</sub> | Storage Temperature           | -40  | 85   | ∞    | -    |
| Та                   | Ambient Operating Temperature | 0    | 75   | °C   | -    |
| REG33V               | 3.3V Supply Voltage           | -0.3 | 3.6  | V    | -    |
| REG18V               | 1.8V Supply Voltage           | -0.3 | 2    | ٧    | -    |
| VDD33                | 3.3V Buffer Input Voltage     | -0.3 | 3.6  | V    | -    |
| REG5V                | 3.3V/5V Buffer Input Voltage  | -0.3 | 5.5  | V    | -    |
| IOVDD<br>with 3.3V   | 3.3V Buffer Input Voltage     | -0.3 | 3.6  | V    |      |
| IOVDD<br>with 1.8V   | 1.8V Buffer Input Voltage     | -0.3 | 2    | V    | -    |

**Table 6-2 Operating Conditions** 

| Symbol | Parameter             |     | Max. | Unit |
|--------|-----------------------|-----|------|------|
| REG5V  | USB 5V Supply Voltage | 3.2 | 5.5  | V    |
| REG33V | 3.3V Supply Voltage   |     | 3.6  | V    |
| REG18V | 1.8V Supply Voltage   | 1.6 | 2    | V    |

Table 6-3 DC Characteristics of I/O Interface

| Symbol              | Parameter               | Min      | Max       | Unit |
|---------------------|-------------------------|----------|-----------|------|
| V <sub>IH_TTL</sub> | TTL Input High Voltage  | 2        | VDD33+0.3 | V    |
| V <sub>IL_TTL</sub> | TTL Input Low Voltage   | -0.3     | 0.8       | V    |
| V <sub>OH_TTL</sub> | TTL Output High Voltage | 0.9VDD33 |           | V    |
| V <sub>OL_TTL</sub> | TTL Output Low Voltage  |          | 0.45      | V    |
| I <sub>OH_TTL</sub> | TTL Output High Current | -4       |           | mA   |

*www.ite.com.tw* 15 *IT1167E V0.2* 



| Symbol                   | Parameter                                                      |       | Max   | Unit |
|--------------------------|----------------------------------------------------------------|-------|-------|------|
| I <sub>OL_TTL</sub>      | TTL Output Low Current                                         |       | 4     | mA   |
| V <sub>IH_USB</sub>      | USB Input High Voltage for Low-/full-speed                     | 2.0   |       | V    |
| V <sub>IL_USB</sub>      | USB Input Low Voltage for Low-/full-speed                      |       | 0.8   | V    |
| V <sub>I_USB_DIFF</sub>  | Differential Input Sensitivity for Low-/full-speed             | TBD   |       | V    |
| V <sub>I_USB_CM</sub>    | Differential Common Mode Input Range for Low-/full-speed       | 8.0   | 2.5   | V    |
| V <sub>I_USB_HSSQ</sub>  | USB High-speed squelch Input detection threshold               | 0.1   | 0.15  | V    |
| V <sub>I_USB_HSDSC</sub> | _usb_Hsdsc                                                     |       | 0.625 | V    |
| V <sub>I_USB_HSCM</sub>  | USB High-speed Signaling Common Mode Range                     | -0.05 | 0.5   | V    |
| V <sub>OH_USB</sub>      | USB Output High Voltage for Low-/full-speed                    | 2.8   | 3.6   | V    |
| V <sub>OL_USB</sub>      | USB Output Low Voltage for Low-/full-speed                     | 0     | 0.3   | V    |
| V <sub>OH_USB_HS</sub>   | USB Output High Voltage for High-speed                         | 0.36  | 0.44  | V    |
| V <sub>OL_USB_HS</sub>   | USB Output Low Voltage for High-speed                          | -0.01 | 0.01  | V    |
| I <sub>OH_USB</sub>      | USB Output High Current for Low-/full-speed                    | -10   |       | mA   |
| I <sub>OL_USB</sub>      | I <sub>OL_USB</sub> USB Output Low Current for Low-/full-speed |       | 10    | mA   |
| I <sub>OH_USB_HS</sub>   | USB Output High Current for High-speed                         | -40   |       | mA   |
| lol_usb_hs               | USB Output Low Current for High-speed                          |       | 40    | mA   |



## 7. AC Characteristics

**Table 7-1 AC Characteristics** 

| Symbol            | Parameter            | Min.         | Тур.         | Max.         | Unit |
|-------------------|----------------------|--------------|--------------|--------------|------|
| TP <sub>ILH</sub> | Input rising delay   | 0.61 (0.8pF) | 0.72 (2.4pF) | 0.92 (4.8pF) | ns   |
| $TP_IHL$          | Input falling delay  | 0.88 (0.8pF) | 1.03 (2.4pF) | 1.24 (4.8pF) | ns   |
| TP <sub>OLH</sub> | Output rising delay  | 2.40 (10pF)  | 2.768 (30pF) | 4.88 (60pF)  | ns   |
| TP <sub>OHL</sub> | Output falling delay | 1.905 (10pF) | 2.614 (30pF) | 5.03 (60pF)  | ns   |
| TR                | Output rising time   | 1.052 (10pF) | 2.761 (30pF) | 7.83 (60pF)  | ns   |
| TF                | Output falling time  | 0.932 (10pF) | 2.133 (30pF) | 6.23 (60pF)  | ns   |





## 8. Package Information

### **64 LQFP Outline Dimension**



64 Pin LQFP 7.0x7.0x1.4 mm Package Outline Dimension



### 48 LQFP Outline Dimension









# 9. Ordering Information

| Part No.       | Package |
|----------------|---------|
| IT1167E-64B/BX | LQFP 64 |
| IT1167E-48B/BX | LQFP 48 |





# 10. Top Marking Information



#### ITE TECH. INC. TERMS AND CONDITIONS OF SALE (Rev: 2005)

### **PARTIES**

ITE Tech. Inc. ("Seller") is a company headquartered in Taiwan, Republic of China, and incorporated under laws of Republic of China, Buyer is a company or an entity, purchasing product from ITE Tech. Inc.

ACCEPTANCE OF TERMS
BUYER ACCEPTS THESE TERMS (i) BY WRITTEN ACCEPTANCE (BY PURCHASE ORDER OR OTHERWISE), OR (ii) BY FAILURE TO RETURN GOODS DESCRIBED ON THE FACE OF THE PACKING LIST WITHIN FIVE DAYS OF THEIR DELIVERY.

#### **DELIVERY**

- Delivery will be made Free Carrier (Incoterms), Seller's warehouse, Science-Based Industrial Park, Hsinchu, Taiwan.
- Title to the goods and the entire risk will pass to Buyer upon delivery to carrier. Shipments are subject to availability. Seller shall make every reasonable effort to meet the date(s) quoted or acknowledged; and if Seller makes such effort, Seller will not be liable for any delays.

### TERMS OF PAYMENT

- Terms are as stated on Seller's quotation, or if none are stated, net thirty (30) days. Accounts past due will incur a monthly charge at the rate of one percent (1%) per month (or, if less, the maximum allowed by applicable law) to cover servicing
- Seller reserves the right to change credit terms at any time in its sole discretion.

#### 4. LIMITED WARRANTY

- (a) Seller warrants that the goods sold will be free from defects in material and workmanship and comply with Seller's applicable published specifications for a period of ninety (90) days from the date of Seller's delivery. Within the warranty period and by obtaining a return number from Seller, Buyer may request replacement or repair for defective goods.
- Goods or parts which have been subject to abuse (including without limitation repeated or extended exposure to conditions at or near the limits of applicable absolute ratings) misuse, accident, alteration, neglect, or unauthorized repair or improper application are not covered by any warranty. No warranty is made with respect to custom products or goods produced to Buyer's specifications (unless specifically stated in a writing signed by Seller).
- No warranty is made with respect to goods used in devices intended for use in applications where failure to perform when properly used can reasonably be expected to result in significant injury (including, without limitation, navigation, aviation or nuclear equipment, or for surgical implant or to support or sustain life) and Buyer agrees to indemnify, defend, and hold harmless Seller from all claims, damages and liabilities arising out of any such uses.
- (d) This Paragraph 4 is the only warranty by Seller with respect to goods and may not be modified or amended except in writing signed by an authorized officer of Seller.
  (e) Buyer acknowledges and agrees that it is not relying on any applications,
- diagrams or circuits contained in any literature, and Buyer will test all parts and applications under extended field and laboratory conditions. Notwithstanding any cross-reference or any statements of compatibility, functionality, interchangeability, and the like, the goods may differ from similar goods from other vendors in performance, function or operation, and in areas not contained in the written specifications, or as to ranges and conditions outside such specifications; and Buyer agrees that there are no warranties and that Seller is not responsible for such things. (f) EXCEPT AS PROVIDED ABOVE, SELLER MAKES NO WARRANTIES OR CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY; AND SELLER EXPRESSLY EXCLUDES AND DISCLAIMS ANY WARRANTY OR CONDITION OF MERCHANTABILITY OR FITNESS FOR PARTICULAR PURPOSE OR

### **LIMITATION OF LIABILITY**

APPLICATION.

- (a) Seller will not be liable for any loss, damage or penalty resulting from causes beyond its reasonable control, including but not limited to delay by others, force majeure, acts of God, or labor conditions. In any such event, the date(s) for Seller's
- performance will be deemed extended for a period equal to any delay resulting.
  (b) THE LIABILITY OF SELLER ARISING OUT OF THE CONTRACT OR ANY GOODS SOLD WILL BE LIMITED TO REFUND OF THE PURCHASE PRICE OR REPLACEMENT OF PURCHASED GOODS (RETURNED TO SELLER FREIGHT PRE-PAID) OR, WITH SELLER'S PRIOR WRITTEN CONSENT, REPAIR OF PURCHASED GOODS.
- Buyer will not return any goods without first obtaining a customer return order number.
- AS A SEPARATE LIMITATION, IN NO EVENT WILL SELLER BE LIABLE FOR COSTS OF SUBSTITUTE GOODS; FOR ANY SPECIAL, CONSEQUENTIAL, INCIDENTAL OR INDIRECT DAMAGES; OR LOSS OF USE, OPPORTUNITY, MARKET POTENTIAL, AND/OR PROFIT ON ANY THEORY (CONTRACT, TORT, FROM THIRD PARTY CLAIMS OR OTHERWISE). THESE LIMITATIONS SHALL APPLY NOTWITHSTANDING ANY FAILURE OF ESSENTIAL PURPOSE OF ANY REMEDY.
- No action against Seller, whether for breach, indemnification, contribution or otherwise, shall be commenced more than one year after the cause of action has accrued, or more than one year after either the Buyer, user or other person knew or with reasonable diligence should have known of the matter or of any claim of dissatisfaction or defect involved; and no such claim may be brought unless Seller has first been given commercially reasonable notice, a full written explanation of all
- pertinent details, and a good faith opportunity to resolve the matter.
  (f) BUYER EXPRESSLY AGREES TO THE LIMITATIONS OF THIS PARAGRAPH 5 AND TO THEIR REASONABLENESS.

### SUBSTITUTIONS AND MODIFICATIONS

Seller may at any time make substitutions for product ordered which do not materially and adversely affect overall performance with the then current specifications in the typical and intended use. Seller reserves the right to halt deliveries and shipments and alter specifications and prices without notice. Buyer shall verify that the literature and information is current before purchasing.

#### CANCELLATION

The purchase contract may not be canceled by Buyer except with written consent by Seller and Buyer's payment of reasonable cancellation charges (including but not be limited to expenses already incurred for labor and material, overhead, commitments made by Seller, and a reasonable profit).

#### INDEMNIFICATION

Seller will, at its own expense, assist Buyer with technical support and information in connection with any claim that any parts as shipped by Seller under the purchase order infringe any valid and enforceable copyright, or trademark, provided however, that Buyer (i) gives immediate written notice to Seller, (ii) permits Seller to participate and to defend if Seller requests to do so, and (iii) gives Seller all needed information, assistance and authority. However, Seller will not be responsible for infringements resulting from anything not entirely manufactured by Seller, or from any combination with products, equipment, or materials not furnished by Seller. Seller will have no liability with respect to intellectual property matters arising out of products made to Buyer's specifications, code, or designs.

Except as expressly stated in this Paragraph 8 or in another writing signed by an authorized officer, Seller makes no representations and/or warranties with respect to intellectual and/or industrial property and/or with respect to claims of infringement. Except as to claims Seller agrees in writing to defend, BUYER WILL INDEMNIFY DEFEND AND HOLD HARMLESS SELLER FROM ALL CLAIMS, COSTS, LOSSES, AND DAMAGES (INCLUDING ATTORNEYS FEES) AGAINST AND/OR ARISING OUT OF GOODS SOLD AND/OR SHIPPED HEREUNDER.

### NO CONFIDENTIAL INFORMATION

Seller shall have no obligation to hold any information in confidence except as provided in a separate non-disclosure agreement signed by both parties.

### 10. ENTIRE AGREEMENT

- (a) These terms and conditions are the entire agreement and the only representations and understandings between Seller and Buyer, and no addition, deletion or modification shall be binding on Seller unless expressly agreed to in written and signed by an officer of Seller.
- Buyer is not relying upon any warranty or representation except for those specifically stated here

11. APPLICABLE LAW

The contract and all performance and disputes arising out of or relating to goods involved will be governed by the laws of R.O.C. (Taiwan, Republic of China), without reference to the U.N. Convention on Contracts for the International Sale of Goods or to conflict of laws principles. Buyer agrees at its sole expense to comply with all applicable laws in connection with the purchase, use or sale of the goods provided hereunder and to indemnify Seller from any failure by Buyer to so comply. Without limiting the foregoing, Buyer certifies that no technical data or direct products thereof will be made available or re-exported, directly or indirectly, to any country to which such export or access is prohibited or restricted under R.O.C. laws or U.S. laws or regulations, unless prior authorization is obtained from the appropriate officials and agencies of the government as required under R.O.C. or U.S. laws or regulations.

### JURISDICTION AND VENUE

The courts located in Hsinchu, Taiwan, Republic of China, will have the sole and exclusive jurisdiction and venue over any dispute arising out of or relating to the contract or any sale of goods hereunder. Buyer hereby consents to the jurisdiction of such courts.

### 13. ATTORNEYS' FEES

Reasonable attorneys' fees and costs will be awarded to the prevailing party in the event of litigation involving and/or relating to the enforcement or interpretation of the contract and/or any goods sold under it.